Field Programmable Logic and Applications: 9th International Workshops, FPL'99, Glasgow, UK, August 30 - September 1, 1999, Proceedings

Overview

This volume constitutes the refereed proceedings of the 9th International Workshop on Field-Programmable Logic and Applications, FPL'99, held in Glasgow, Scotland, UK, in August 1999. The 33 revised full papers and the 32 posters presented in the volume were carefully reviewed and selected from a large number of submissions. The papers are organized in topical sections on signal processing, CAD tools for dynamically reconfigurable logic, optimization studies, physical design, dynamically reconfigurable logic, ...

See more details below
Paperback (1999)
$149.00
BN.com price
Other sellers (Paperback)
  • All (10) from $30.53   
  • New (7) from $50.64   
  • Used (3) from $30.53   
Sending request ...

Overview

This volume constitutes the refereed proceedings of the 9th International Workshop on Field-Programmable Logic and Applications, FPL'99, held in Glasgow, Scotland, UK, in August 1999. The 33 revised full papers and the 32 posters presented in the volume were carefully reviewed and selected from a large number of submissions. The papers are organized in topical sections on signal processing, CAD tools for dynamically reconfigurable logic, optimization studies, physical design, dynamically reconfigurable logic, design tools, reconfigurable computing, applications, novel architectures, and machine applications.

Read More Show Less

Product Details

  • ISBN-13: 9783540664574
  • Publisher: Springer Berlin Heidelberg
  • Publication date: 9/24/1999
  • Series: Lecture Notes in Computer Science Series , #1673
  • Edition description: 1999
  • Edition number: 1
  • Pages: 552
  • Product dimensions: 9.21 (w) x 6.14 (h) x 1.15 (d)

Table of Contents

Signal Processing.- Reconfigurable Processors for High-Performance, Embedded Digital Signal Processing.- Auditory Signal Processing in Hardware.- SONIC – A Plug-In Architecture for Video Processing.- CAD Tools for DRL.- DRIVE: An Interpretive Simulation and Visualization Environment for Dynamically Reconfigurable Systems.- Modelling and Synthesis of Configuration Controllers for Dynamically Reconfigurable Logic Systems Using the DCS CAD Framework.- Optimization Studies.- Optimal Finite Field Multipliers for FPGAs.- Memory Access Optimization and RAM Inference for Pipeline Vectorization.- Analysis and Optimization of 3-D FPGA Design Parameters.- Physical Design.- Tabu Search: Ultra-Fast Placement for FPGAs.- Placement Optimization Based on Global Routing Updating for System Partitioning onto Multi-FPGA Mesh Topologies.- Hierarchical Interactive Approach to Partition Large Designs into FPGAs.- Logical-to-Physical Memory Mapping for FPGAs with Dual-Port Embedded Arrays.- Dynamically Reconfigurable Logic.- DYNASTY: A Temporal Floorplanning Based CAD Framework for Dynamically Reconfigurable Logic Systems.- A Bipartitioning Algorithm for Dynamic Reconfigurable Programmable Logic.- Self Controlling Dynamic Reconfiguration: A Case Study.- Design Tools.- An Internet Based Development Framework for Reconfigurable Computing.- On Tool Integration in High-Performance FPGA Design Flows.- Hardware-Software Codesign for Dynamically Reconfigurable Architectures.- Reconfigurable Computing.- Serial Hardware Libraries for Reconfigurable Designs.- Reconfigurable Computing in Remote and Harsh Environments.- Communication Synthesis for Reconfigurable Embedded Systems.- Run-Time Parameterizable Cores.- Applications.- Rendering PostScript TM Fonts on FPGAs.- Implementing PhotoShopTM Filters in VirtexTM.- Rapid FPGA Prototyping of a DAB Test Data Generator Using Prool Compiler.- Quantitative Analysis of Run-Time Reconfigurable Database Search.- Novel Architectures.- An On-Line Arithmetic Based FPGA for Low-Power Custom Computing.- A New Switch Block for Segmented FPGAs.- PulseDSP – A Signal Processing Oriented Programmable Architecture.- Machine Applications.- FPGA Viruses.- Genetic Programming Using Self-Reconfigurable FPGAs.- Specification, Implementation and Testing of HFSMs in Dynamically Reconfigurable FPGAs.- Synthia: Synthesis of Interacting Automata Targeting LUT-based FPGAs.- Short Papers.- An FPGA-Based Prototyping System for Real-Time Verification of Video Processing Schemes.- An FPGA Implementation of Goertzel Algorithm.- Pipelined Multipliers and FPGA Architectures.- FPGA Design Trade-Offs for Solving the Key Equation in Reed-Solomon Decoding.- Reconfigurable Multiplier for Virtex FPGA Family.- Pipelined Floating Point Arithmetic Optimised for FPGA Architectures.- SL – A Structural Hardware Design Language.- High-Level Hierarchical HDL Synthesis of Pipelined FPGA-Based Circuits Using Synchronous Modules.- Mapping Applications onto Reconfigurable KressArrays.- Global Routing Models.- Power Modelling in Field Programmable Gate Arrays (FPGA).- NEBULA: A Partially and Dynamically Reconfigurable Architecture.- High Bandwidth Dynamically Reconfigurable Architectures Using Optical Interconnects.- AHA-GRAPE: Adaptive Hydrodynamic Architecture – GRAvity PipE.- DIME – The First Module Standard for FPGA Based High Performance Computing.- The Proteus Processor — A Conventional CPU with Reconfigurable Functionality.- Logic Circuit Speeding up through Multiplexing.- A Wildcarding Mechanism for Acceleration of Partial Configurations.- Hardware Implementation Techniques for Recursive Calls and Loops.- A HW/SW Codesign-Based Reconfigurable Environment for Telecommunication Network Simulation.- An Alternative Solution for Reconfigurable Coprocessors Hardware and Interface Synthesis.- Reconfigurable Programming in the Large on Extendable Uniform Reconfigurable Computing Array’s: An Integrated Approach Based on Reconfigurable Virtual Architectures.- A Concept for an Evaluation Framework for Reconfigurable Systems.- Debugging Application-Specific Programmable Products.- IP Validation for FPGAs Using Hardware Object TechnologyTM.- A Processor for Artificial Life Simulation.- A Distributed, Scalable, Multi-layered Approach to Evolvable System Design Using FPGA’s.- Dynamically Reconfigurable Reduced Crossbar: A Novel Approach to Large Scale Switching.- A Reconfigurable Architecture for High Speed Computation by Pipeline Processing.- Seeking (the Right) Problems for the Solutions of Reconfigurable Computing.- A Runtime Reconfigurable Implementation of the GSAT Algorithm.- Accelerating Boolean Implications with FPGAs.

Read More Show Less

Customer Reviews

Be the first to write a review
( 0 )
Rating Distribution

5 Star

(0)

4 Star

(0)

3 Star

(0)

2 Star

(0)

1 Star

(0)

Your Rating:

Your Name: Create a Pen Name or

Barnes & Noble.com Review Rules

Our reader reviews allow you to share your comments on titles you liked, or didn't, with others. By submitting an online review, you are representing to Barnes & Noble.com that all information contained in your review is original and accurate in all respects, and that the submission of such content by you and the posting of such content by Barnes & Noble.com does not and will not violate the rights of any third party. Please follow the rules below to help ensure that your review can be posted.

Reviews by Our Customers Under the Age of 13

We highly value and respect everyone's opinion concerning the titles we offer. However, we cannot allow persons under the age of 13 to have accounts at BN.com or to post customer reviews. Please see our Terms of Use for more details.

What to exclude from your review:

Please do not write about reviews, commentary, or information posted on the product page. If you see any errors in the information on the product page, please send us an email.

Reviews should not contain any of the following:

  • - HTML tags, profanity, obscenities, vulgarities, or comments that defame anyone
  • - Time-sensitive information such as tour dates, signings, lectures, etc.
  • - Single-word reviews. Other people will read your review to discover why you liked or didn't like the title. Be descriptive.
  • - Comments focusing on the author or that may ruin the ending for others
  • - Phone numbers, addresses, URLs
  • - Pricing and availability information or alternative ordering information
  • - Advertisements or commercial solicitation

Reminder:

  • - By submitting a review, you grant to Barnes & Noble.com and its sublicensees the royalty-free, perpetual, irrevocable right and license to use the review in accordance with the Barnes & Noble.com Terms of Use.
  • - Barnes & Noble.com reserves the right not to post any review -- particularly those that do not follow the terms and conditions of these Rules. Barnes & Noble.com also reserves the right to remove any review at any time without notice.
  • - See Terms of Use for other conditions and disclaimers.
Search for Products You'd Like to Recommend

Recommend other products that relate to your review. Just search for them below and share!

Create a Pen Name

Your Pen Name is your unique identity on BN.com. It will appear on the reviews you write and other website activities. Your Pen Name cannot be edited, changed or deleted once submitted.

 
Your Pen Name can be any combination of alphanumeric characters (plus - and _), and must be at least two characters long.

Continue Anonymously

    If you find inappropriate content, please report it to Barnes & Noble
    Why is this product inappropriate?
    Comments (optional)