This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.
1123602363
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.
139.0
In Stock
5
1
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
197
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
197eBook (1st ed. 2018)
$139.00
Related collections and offers
139.0
In Stock
Product Details
| ISBN-13: | 9789811010736 |
|---|---|
| Publisher: | Springer-Verlag New York, LLC |
| Publication date: | 06/23/2017 |
| Series: | Computer Architecture and Design Methodologies |
| Sold by: | Barnes & Noble |
| Format: | eBook |
| Pages: | 197 |
| File size: | 5 MB |
About the Author
From the B&N Reads Blog