Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation: 15th International Workshop, PATMOS 2005, Leuven, Belgium, September 21-23, 2005, Proceedings / Edition 1

Paperback (Print)
Buy New
Buy New from BN.com
$122.04
Used and New from Other Sellers
Used and New from Other Sellers
from $132.20
Usually ships in 1-2 business days
(Save 26%)
Other sellers (Paperback)
  • All (4) from $132.20   
  • New (3) from $132.20   
  • Used (1) from $214.11   

Overview

This book constitutes the refereed proceedings of the 15th International Workshop on Power and Timing Optimization and Simulation, PATMOS 2005, held in Leuven, Belgium in September 2005.

The 74 revised full papers presented were carefully reviewed and selected from numerous submissions. The papers are organized in topical sections on low-power processors, code optimization for low-power, high-level design, telecommunications and signal processing, low-power circuits, system-on-chip design, busses and interconnections, modeling, design automation, low-power techniques, memory and register files, applications, digital circuits, and analog and physical design.

Read More Show Less

Product Details

Table of Contents

Session 1: Low-Power Processors.- A Power-Efficient and Scalable Load-Store Queue Design.- Power Consumption Reduction Using Dynamic Control of Micro Processor Performance.- Low Power Techniques Applied to a 80C51 Microcontroller for High Temperature Applications.- Dynamic Instruction Cascading on GALS Microprocessors.- Power Reduction of Superscalar Processor Functional Units by Resizing Adder-Width.- Session 2: Code Optimization for Low-Power.- A Retargetable Environment for Power-Aware Code Evaluation: An Approach Based on Coloured Petri Net.- Designing Low-Power Embedded Software for Mass-Produced Microprocessor by Using a Loop Table in On-Chip Memory.- Energy Characterization of Garbage Collectors for Dynamic Applications on Embedded Systems.- Optimizing the Configuration of Dynamic Voltage Scaling Points in Real-Time Applications.- Session 3: High-Level Design.- Systematic Preprocessing of Data Dependent Constructs for Embedded Systems.- Temperature Aware Datapath Scheduling.- Memory Hierarchy Energy Cost of a Direct Filtering Implementation of the Wavelet Transform.- Improving the Memory Bandwidth Utilization Using Loop Transformations.- Power-Aware Scheduling for Hard Real-Time Embedded Systems Using Voltage-Scaling Enabled Architectures.- Session 4: Telecommunications and Signal Processing.- Design of Digital Filters for Low Power Applications Using Integer Quadratic Programming.- A High Level Constant Coefficient Multiplier Power Model for Power Estimation on High Levels of Abstraction.- An Energy-Tree Based Routing Algorithm in Wireless Ad-Hoc Network Environments.- Energy-Aware System-on-Chip for 5 GHz Wireless LANs.- Low-Power VLSI Architectures for OFDM Transmitters Based on PAPR Reduction.- Session 5: Low-Power Circuits.- An Activity Monitor for Power/Performance Tuning of CMOS Digital Circuits.- Power Management for Low-Power Battery Operated Portable Systems Using Current-Mode Techniques.- Power Consumption in Reversible Logic Addressed by a Ramp Voltage.- Leakage and Dynamic Glitch Power Minimization Using Integer Linear Programming for Vth Assignment and Path Balancing.- Back Annotation in High Speed Asynchronous Design.- Session 6: System-on-Chip Design.- Optimization of Reliability and Power Consumption in Systems on a Chip.- Performance Gains from Partitioning Embedded Applications in Processor-FPGA SoCs.- A Thermal Aware Floorplanning Algorithm Supporting Voltage Islands for Low Power SOC Design.- Power Supply Selective Mapping for Accurate Timing Analysis.- Session 7: Busses and Interconnections.- Switching Sensitive Driver Circuit to Combat Dynamic Delay in On-Chip Buses.- PSK Signalling on NoC Buses.- Exploiting Cross-Channel Correlation for Energy-Efficient LCD Bus Encoding.- Closed-Form Bounds for Interconnect-Aware Minimum-Delay Gate Sizing.- Efficient Simulation of Power/Ground Networks with Package and Vias.- Session 8: Modeling.- Output Resistance Scaling Model for Deep-Submicron Cmos Buffers for Timing Performance Optimisation.- Application of Internode Model to Global Power Consumption Estimation in SCMOS Gates.- Compact Static Power Model of Complex CMOS Gates.- Energy Consumption in RC Tree Circuits with Exponential Inputs: An Analytical Model.- Statistical Critical Path Analysis Considering Correlations.- Session 9: Design Automation.- A CAD Platform for Sensor Interfaces in Low-Power Applications.- An Integrated Environment for Embedded Hard Real-Time Systems Scheduling with Timing and Energy Constraints.- Efficient Post-layout Power-Delay Curve Generation.- Power – Performance Optimization for Custom Digital Circuits.- Switching-Activity Directed Clustering Algorithm for Low Net-Power Implementation of FPGAs.- Session 10: Low-Power Techniques.- Logic-Level Fast Current Simulation for Digital CMOS Circuits.- Design of Variable Input Delay Gates for Low Dynamic Power Circuits.- Two-Phase Clocking and a New Latch Design for Low-Power Portable Applications.- Power Dissipation Reduction During Synthesis of Two-Level Logic Based on Probability of Input Vectors Changes.- Session 11: Memory and Register Files.- Energy-Efficient Value-Based Selective Refresh for Embedded DRAMs.- Design and Implementation of a Memory Generator for Low-Energy Application-Specific Block-Enabled SRAMs.- Static Noise Margin Analysis of Sub-threshold SRAM Cells in Deep Sub-micron Technology.- An Adaptive Technique for Reducing Leakage and Dynamic Power in Register Files and Reorder Buffers.- Parameter Variation Effects on Timing Characteristics of High Performance Clocked Registers.- Poster Session 1: Applications.- Low-Power Aspects of Nonlinear Signal Processing.- Reducing Energy Consumption of Computer Display by Camera-Based User Monitoring.- Controlling Peak Power Consumption During Scan Testing: Power-Aware DfT and Test Set Perspectives.- A Design Methodology for Secured ICs Using Dynamic Current Mode Logic.- Power Consumption Characterisation of the Texas Instruments TMS320VC5510 DSP.- A Method to Design Compact Dual-rail Asynchronous Primitives.- Enhanced GALS Techniques for Datapath Applications.- Optimizing SHA-1 Hash Function for High Throughput with a Partial Unrolling Study.- Poster Session 2: Digital Circuits.- Area-Aware Pipeline Gating for Embedded Processors.- Fast Low-Power 64-Bit Modular Hybrid Adder.- Speed Indicators for Circuit Optimization.- Synthesis of Hybrid CBL/CMOS Cell Using Multiobjective Evolutionary Algorithms.- Power-Clock Gating in Adiabatic Logic Circuits.- The Design of an Asynchronous Carry-Lookahead Adder Based on Data Characteristics.- Efficient Clock Distribution Scheme for VLSI RNS-Enabled Controllers.- Power Dissipation Impact of the Technology Mapping Synthesis on Look-Up Table Architectures.- Poster Session 3: Analog and Physical Design.- The Optimal Wire Order for Low Power CMOS.- Effect of Post-oxidation Annealing on the Electrical Properties of Anodic Oxidized Films in Pure Water.- Temperature Dependency in UDSM Process.- Circuit Design Techniques for On-Chip Power Supply Noise Monitoring System.- A Novel Approach to the Design of a Linearized Widely Tunable Very Low Power and Low Noise Differential Transconductor.- A New Model for Timing Jitter Caused by Device Noise in Current-Mode Logic Frequency Dividers.- Special Session: Digital Hearing Aids: Challenges and Solutions for Ultra Low Power.- Digital Hearing Aids: Challenges and Solutions for Ultra Low Power.- Tutorial Hearing Aid Algorithms.- Optimization of Digital Audio Processing Algorithms Suitable for Hearing Aids.- Optimization of Modules for Digital Audio Processing.- Invited Talks.- Traveling the Wild Frontier of Ultra Low-Power Design.- DLV (Deep Low Voltage): Circuits and Devices.- Wireless Sensor Networks: A New Life Paradigm.- Cryptography: Circuits and Systems Approach.

Read More Show Less

Customer Reviews

Be the first to write a review
( 0 )
Rating Distribution

5 Star

(0)

4 Star

(0)

3 Star

(0)

2 Star

(0)

1 Star

(0)

Your Rating:

Your Name: Create a Pen Name or

Barnes & Noble.com Review Rules

Our reader reviews allow you to share your comments on titles you liked, or didn't, with others. By submitting an online review, you are representing to Barnes & Noble.com that all information contained in your review is original and accurate in all respects, and that the submission of such content by you and the posting of such content by Barnes & Noble.com does not and will not violate the rights of any third party. Please follow the rules below to help ensure that your review can be posted.

Reviews by Our Customers Under the Age of 13

We highly value and respect everyone's opinion concerning the titles we offer. However, we cannot allow persons under the age of 13 to have accounts at BN.com or to post customer reviews. Please see our Terms of Use for more details.

What to exclude from your review:

Please do not write about reviews, commentary, or information posted on the product page. If you see any errors in the information on the product page, please send us an email.

Reviews should not contain any of the following:

  • - HTML tags, profanity, obscenities, vulgarities, or comments that defame anyone
  • - Time-sensitive information such as tour dates, signings, lectures, etc.
  • - Single-word reviews. Other people will read your review to discover why you liked or didn't like the title. Be descriptive.
  • - Comments focusing on the author or that may ruin the ending for others
  • - Phone numbers, addresses, URLs
  • - Pricing and availability information or alternative ordering information
  • - Advertisements or commercial solicitation

Reminder:

  • - By submitting a review, you grant to Barnes & Noble.com and its sublicensees the royalty-free, perpetual, irrevocable right and license to use the review in accordance with the Barnes & Noble.com Terms of Use.
  • - Barnes & Noble.com reserves the right not to post any review -- particularly those that do not follow the terms and conditions of these Rules. Barnes & Noble.com also reserves the right to remove any review at any time without notice.
  • - See Terms of Use for other conditions and disclaimers.
Search for Products You'd Like to Recommend

Recommend other products that relate to your review. Just search for them below and share!

Create a Pen Name

Your Pen Name is your unique identity on BN.com. It will appear on the reviews you write and other website activities. Your Pen Name cannot be edited, changed or deleted once submitted.

 
Your Pen Name can be any combination of alphanumeric characters (plus - and _), and must be at least two characters long.

Continue Anonymously

    If you find inappropriate content, please report it to Barnes & Noble
    Why is this product inappropriate?
    Comments (optional)