The MIPS-X RISC Microprocessor / Edition 1

The MIPS-X RISC Microprocessor / Edition 1

by Paul Chow
ISBN-10:
0792390458
ISBN-13:
9780792390459
Pub. Date:
10/31/1989
Publisher:
Springer US
ISBN-10:
0792390458
ISBN-13:
9780792390459
Pub. Date:
10/31/1989
Publisher:
Springer US
The MIPS-X RISC Microprocessor / Edition 1

The MIPS-X RISC Microprocessor / Edition 1

by Paul Chow

Hardcover

$169.99
Current price is , Original price is $169.99. You
$169.99 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days.
  • PICK UP IN STORE

    Your local store may have stock of this item.


Overview

The first Stanford MIPS project started as a special graduate course in 1981. That project produced working silicon in 1983 and a prototype for running small programs in early 1984. After that, we declared it a success and decided to move on to the next project-MIPS-X. This book is the final and complete word on MIPS-X. The initial design of MIPS-X was formulated in 1984 beginning in the Spring. At that time, we were unsure that RISe technology was going to have the industrial impact that we felt it should. We also knew of a number of architectural and implementation flaws in the Stanford MIPS machine. We believed that a new processor could achieve a performance level of over 10 times a VAX 11/780, and that a microprocessor of this performance level would convince academic skeptics of the value of the RISe approach. We were concerned that the flaws in the original RISe design might overshadow the core ideas, or that attempts to industrialize the technology would repeat the mistakes of the first generation designs. MIPS-X was targeted to eliminate the flaws in the first generation de­ signs and to boost the performance level by over a factor of five.

Product Details

ISBN-13: 9780792390459
Publisher: Springer US
Publication date: 10/31/1989
Series: The Springer International Series in Engineering and Computer Science , #81
Edition description: 1989
Pages: 232
Product dimensions: 6.14(w) x 9.21(h) x 0.02(d)

Table of Contents

1 Introduction.- 2 Architecture.- 3 The Compiler System.- 4 A Hardware Overview.- 5 The Execute Engine.- 6 Instruction Fetch Hardware.- 7 The External Interface.- A Exception Handling.- A.1 Interrupts.- A.2 Trap On Overflow.- A.3 Trap Instructions.- B Integer Multiplication and Division.- B.1 Multiplication and Division Support.- B.2 Multiplication.- B.3 Division.- C Opcode Map.- C.1 OP Field Bit Assignments.- C.2 Comp Func Field Bit Assignments.- C.3 Opcode Map of All Instructions.- D MIPS-X Revision 1 and 2 Pin Numbers.- D.1 Pin Mapping for Probe Card and Funsim.- D.2 Pin Map for 144 Pin PGA.- E Revision 1 and Revision 2 Differences.
From the B&N Reads Blog

Customer Reviews