The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future.
Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.
The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future.
Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.

A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof
352
A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness Proof
352Product Details
ISBN-13: | 9783319139050 |
---|---|
Publisher: | Springer International Publishing |
Publication date: | 11/19/2014 |
Series: | Lecture Notes in Computer Science , #9000 |
Edition description: | 2014 |
Pages: | 352 |
Product dimensions: | 6.10(w) x 9.25(h) x 0.03(d) |