An ASIC Low Power Primer: Analysis, Techniques and Specification

An ASIC Low Power Primer: Analysis, Techniques and Specification

by Rakesh Chadha, J. Bhasker
ISBN-10:
1489991506
ISBN-13:
9781489991508
Pub. Date:
01/28/2015
Publisher:
Springer New York
ISBN-10:
1489991506
ISBN-13:
9781489991508
Pub. Date:
01/28/2015
Publisher:
Springer New York
An ASIC Low Power Primer: Analysis, Techniques and Specification

An ASIC Low Power Primer: Analysis, Techniques and Specification

by Rakesh Chadha, J. Bhasker

Paperback

$119.0
Current price is , Original price is $119.0. You
$119.00 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days. Not Eligible for Free Shipping
  • PICK UP IN STORE

    Your local store may have stock of this item.


Overview

This book provides an invaluable primer on the techniques utilized in the design of low power digital semiconductor devices. Readers will benefit from the hands-on approach which starts form the ground-up, explaining with basic examples what power is, how it is measured and how it impacts on the design process of application-specific integrated circuits (ASICs). The authors use both the Unified Power Format (UPF) and Common Power Format (CPF) to describe in detail the power intent for an ASIC and then guide readers through a variety of architectural and implementation techniques that will help meet the power intent. From analyzing system power consumption, to techniques that can be employed in a low power design, to a detailed description of two alternate standards for capturing the power directives at various phases of the design, this book is filled with information that will give ASIC designers a competitive edge in low-power design.

Product Details

ISBN-13: 9781489991508
Publisher: Springer New York
Publication date: 01/28/2015
Edition description: 2013
Pages: 218
Product dimensions: 6.10(w) x 9.25(h) x 0.02(d)

About the Author

J. Bhasker is a well-known expert in the area of hardware description languages and RTL synthesis. He has been chair of two working groups: the IEEE 1076.6 VHDL Synthesis and the IEEE 1364.1 Verilog Synthesis and was awarded the IEEE Computer Society Outstanding Contribution Award in 2005. He is an architect at eSilicon Corporation responsible for the timing of many complex designs.

Rakesh Chadha is a CAE and Design Professional with over 25 years experience, including 18 years in project leadership and technical management. He was responsible for the timing and signal integrity for the Sematech project on Chip Parasitic Extraction and Signal Integrity Verification. He is Director of Design Technology at eSilicon Corporation and is responsible for complex SOC design methodology.

Table of Contents

Introduction.- Modeling of Power in Core Logic.- Modeling of Power in IOS and Micro Blocks.- Power and Analysis in ASCIS.- Design Intent for Power Management.- Architectural Techniques for Low Power.- Low Power Implementation Techniques.- UPF Power Specification.- CPF Power Specification.- Appendix A.- Appendix B.- Bibliography.- Index.

From the B&N Reads Blog

Customer Reviews