Direct Transistor-Level Layout for Digital Blocks / Edition 1

Direct Transistor-Level Layout for Digital Blocks / Edition 1

by Prakash Gopalakrishnan, Rob A. Rutenbar
ISBN-10:
1402076657
ISBN-13:
9781402076657
Pub. Date:
06/17/2004
Publisher:
Springer US
ISBN-10:
1402076657
ISBN-13:
9781402076657
Pub. Date:
06/17/2004
Publisher:
Springer US
Direct Transistor-Level Layout for Digital Blocks / Edition 1

Direct Transistor-Level Layout for Digital Blocks / Edition 1

by Prakash Gopalakrishnan, Rob A. Rutenbar

Hardcover

$109.99
Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days.
  • PICK UP IN STORE

    Your local store may have stock of this item.


Overview

Cell-based design methodologies have dominated layout generation of digital circuits. Unfortunately, the growing demands for transparent process portability, increased performance, and low-level device sizing for timing/power are poorly handled in a fixed cell library.

Direct Transistor-Level Layout For Digital Blocks proposes a direct transistor-level layout approach for small blocks of custom digital logic as an alternative that better accommodates demands for device-level flexibility. This approach captures essential shape-level optimizations, yet scales easily to netlists with thousands of devices, and incorporates timing optimization during layout. The key idea is early identification of essential diffusion-merged MOS device groups, and their preservation in an uncommitted geometric form until the very end of detailed placement. Roughly speaking, essential groups are extracted early from the transistor-level netlist, placed globally, optimized locally, and then finally committed each to a specific shape-level form while concurrently optimizing for both density and routability.

The essential flaw in prior efforts is an over-reliance on geometric assumptions from large-scale cell-based layout algorithms. Individual transistors may seem simple, but they do not pack as gates do. Algorithms that ignore these shape-level issues suffer the consequences when thousands of devices are poorly packed. The approach described in this book can pack devices much more densely than a typical cell-based layout.

Direct Transistor-Level Layout For Digital Blocks is a comprehensive reference work on device-level layout optimization, which will be valuable to CAD tool and circuit designers.


Product Details

ISBN-13: 9781402076657
Publisher: Springer US
Publication date: 06/17/2004
Edition description: 2004
Pages: 125
Product dimensions: 6.14(w) x 9.13(h) x 0.01(d)

Table of Contents

Circuit Structure and Clustering.- Global Placement.- Detailed Placement and Layout Results.- Timing-Driven Placement.- Conclusion.
From the B&N Reads Blog

Customer Reviews