High-Speed Clock Network Design
High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.
1101307209
High-Speed Clock Network Design
High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.
199.99 In Stock
High-Speed Clock Network Design

High-Speed Clock Network Design

by Qing K. Zhu
High-Speed Clock Network Design

High-Speed Clock Network Design

by Qing K. Zhu

Hardcover(2003)

$199.99 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days.
  • PICK UP IN STORE

    Your local store may have stock of this item.

Related collections and offers


Overview

High-Speed Clock Network Design is a collection of design concepts, techniques and research works from the author for clock distribution in microprocessors and high-performance chips. It is organized in 11 chapters.

Product Details

ISBN-13: 9781402073465
Publisher: Springer US
Publication date: 12/31/2002
Edition description: 2003
Pages: 188
Product dimensions: 6.10(w) x 9.30(h) x 0.70(d)

Table of Contents

1 Introduction.- 2 Overview to Timing Constraints.- 3 Sequential Clocked Elements.- 4 Design Methodology for Domino Circuits.- 5 Clock Generation and De-Skewing.- 6 Microprocessor Clock Distribution Examples.- 7 Clock Network Simulation Methods.- 8 Low-Voltage Swing Clock Distribution.- 9 Routing Clock on Package.- 10 Balanced Clock Routing Algorithms.- 11 Clock Tree Design Flow in Asic.- Reference.
From the B&N Reads Blog

Customer Reviews