Practical Formal Methods for Hardware Design
Formal methods for hardware design still find limited use in industry. Yet current practice has to change to cope with decreasing design times and increasing quality requirements. This research report presents results from the Esprit project FORMAT (formal methods in hardware verification) which involved the collaboration of the enterprises Siemens, Italtel, Telefonica I+D, TGI, and AHL, the research institute OFFIS, and the universities of Madrid and Passau. The work presented involves advanced specification languages for hardware design that are intuitive to the designer, like timing diagrams and state based languages, as well as their relation to VHDL and formal languages like temporal logic and a process-algebraic calculus. The results of experimental tests of the tools are also presented.
1002503294
Practical Formal Methods for Hardware Design
Formal methods for hardware design still find limited use in industry. Yet current practice has to change to cope with decreasing design times and increasing quality requirements. This research report presents results from the Esprit project FORMAT (formal methods in hardware verification) which involved the collaboration of the enterprises Siemens, Italtel, Telefonica I+D, TGI, and AHL, the research institute OFFIS, and the universities of Madrid and Passau. The work presented involves advanced specification languages for hardware design that are intuitive to the designer, like timing diagrams and state based languages, as well as their relation to VHDL and formal languages like temporal logic and a process-algebraic calculus. The results of experimental tests of the tools are also presented.
54.99 In Stock
Practical Formal Methods for Hardware Design

Practical Formal Methods for Hardware Design

Practical Formal Methods for Hardware Design

Practical Formal Methods for Hardware Design

Paperback(Softcover reprint of the original 1st ed. 1997)

$54.99 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days.
  • PICK UP IN STORE

    Your local store may have stock of this item.

Related collections and offers


Overview

Formal methods for hardware design still find limited use in industry. Yet current practice has to change to cope with decreasing design times and increasing quality requirements. This research report presents results from the Esprit project FORMAT (formal methods in hardware verification) which involved the collaboration of the enterprises Siemens, Italtel, Telefonica I+D, TGI, and AHL, the research institute OFFIS, and the universities of Madrid and Passau. The work presented involves advanced specification languages for hardware design that are intuitive to the designer, like timing diagrams and state based languages, as well as their relation to VHDL and formal languages like temporal logic and a process-algebraic calculus. The results of experimental tests of the tools are also presented.

Product Details

ISBN-13: 9783540620075
Publisher: Springer Berlin Heidelberg
Publication date: 06/27/1997
Series: Research Reports Esprit
Edition description: Softcover reprint of the original 1st ed. 1997
Pages: 293
Product dimensions: 6.10(w) x 9.25(h) x (d)

Table of Contents

1. Formal methods vs. conventional ones.- 2. The FORMAT project.- 3. Organization of this book.- I. Overview.- Design Methodology for Complex VLSI Devices.- Specification Languages.- Verification Flow.- Synthesis Flow.- II. Industrial Experience.- Application of a Formal Verification Toolset to the Design of Integrated Circuits in an Industrial Environment.- Italtel Application of the FORMAT Design Flow.- Siemens Industrial Experience.- III. Technical Background.- The FORMAT Model Checker.- Reasoning.- VHDL Formal Modeling and Analysis.- Synthesis Techniques.- Generating VHDL Code from LOTOS Descriptions.
From the B&N Reads Blog

Customer Reviews