Testing Static Random Access Memories: Defects, Fault Models and Test Patterns / Edition 1

Testing Static Random Access Memories: Defects, Fault Models and Test Patterns / Edition 1

by Said Hamdioui
ISBN-10:
1402077521
ISBN-13:
9781402077524
Pub. Date:
03/31/2004
Publisher:
Springer US
ISBN-10:
1402077521
ISBN-13:
9781402077524
Pub. Date:
03/31/2004
Publisher:
Springer US
Testing Static Random Access Memories: Defects, Fault Models and Test Patterns / Edition 1

Testing Static Random Access Memories: Defects, Fault Models and Test Patterns / Edition 1

by Said Hamdioui

Hardcover

$109.99 Current price is , Original price is $109.99. You
$109.99 
  • SHIP THIS ITEM
    Qualifies for Free Shipping
  • PICK UP IN STORE
    Check Availability at Nearby Stores

Overview

Testing Static Random Access Memories covers testing of one of the important semiconductor memories types; it addresses testing of static random access memories (SRAMs), both single-port and multi-port. It contributes to the technical acknowledge needed by those involved in memory testing, engineers and researchers. The book begins with outlining the most popular SRAMs architectures. Then, the description of realistic fault models, based on defect injection and SPICE simulation, are introduced. Thereafter, high quality and low cost test patterns, as well as test strategies for single-port, two-port and any p-port SRAMs are presented, together with some preliminary test results showing the importance of the new tests in reducing DPM level. The impact of the port restrictions (e.g., read-only ports) on the fault models, tests, and test strategies is also discussed.

Features:

-Fault primitive based analysis of memory faults,

-A complete framework of and classification memory faults,

-A systematic way to develop optimal and high quality memory test algorithms,

-A systematic way to develop test patterns for any multi-port SRAM,

-Challenges and trends in embedded memory testing.


Product Details

ISBN-13: 9781402077524
Publisher: Springer US
Publication date: 03/31/2004
Series: Frontiers in Electronic Testing , #26
Edition description: 2004
Pages: 221
Product dimensions: 6.10(w) x 9.25(h) x 0.02(d)

Table of Contents

I Introductory.- 1 Introduction.- 2 Semiconductor memory architecture.- 3 Space of memory faults.- 4 Preparation for circuit simulation.- II Testing single-port and two-port SRAMs.- 5 Experimental analysis of two-port SRAMs.- 6 Tests for single-port and two-port SRAMs.- 7 Testing restricted two-port SRAMs.- III Testing p-port SRAMs.- 8 Experimental analysis of p-port SRAMs.- 9 Tests for p-port SRAMs.- 10 Testing restricted p-port SRAMs.- 11 Trends in embedded memory testing.- A Simulation results for two-port SRAMs.- A.1 Simulation results for opens.- A.2 Simulation results for shorts.- A.3 Simulation results for bridges.- B Simulation results for three-port SRAMs.- B.1 Simulation results for opens and shorts.- B.2 Simulation results for bridges.
From the B&N Reads Blog

Customer Reviews