High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.
1123602363
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.
109.99
In Stock
5
1

High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
197
High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip
197Hardcover(1st ed. 2018)
$109.99
109.99
In Stock
Product Details
ISBN-13: | 9789811010729 |
---|---|
Publisher: | Springer Nature Singapore |
Publication date: | 06/24/2017 |
Series: | Computer Architecture and Design Methodologies |
Edition description: | 1st ed. 2018 |
Pages: | 197 |
Product dimensions: | 6.10(w) x 9.25(h) x (d) |
About the Author
From the B&N Reads Blog