Network Processor Design: Issues and Practices, Volume 1 available in Paperback

Network Processor Design: Issues and Practices, Volume 1
- ISBN-10:
- 1558608753
- ISBN-13:
- 9781558608757
- Pub. Date:
- 10/18/2002
- Publisher:
- Elsevier Science
- ISBN-10:
- 1558608753
- ISBN-13:
- 9781558608757
- Pub. Date:
- 10/18/2002
- Publisher:
- Elsevier Science

Network Processor Design: Issues and Practices, Volume 1
Paperback
Buy New
$104.00-
SHIP THIS ITEMIn stock. Ships in 1-2 days.PICK UP IN STORE
Your local store may have stock of this item.
Available within 2 business hours
Overview
Network processor design is an emerging field with issues and opportunities both numerous and formidable. To help meet this challenge, the editors of this volume created the first Workshop on Network Processors, a forum for scientists and engineers from academia and industry to discuss their latest research in the architecture, design, programming, and use of these devices. In addition to including the results of the Workshop in this volume, the editors also present specially commissioned material from practicing designers, who discuss their companies' latest network processors. Network Processor Design: Issues and Practices is an essential reference on network processors for graduate students, researchers, and practicing designers.
* Includes contributions from major academic and industrial research labs including Aachen University of Technology; Cisco Systems; Infineon Technologies; Intel Corp.; North Carolina State University; Swiss Federal Institute of Technology; University of California, Berkeley; University of Dortmund; University of Washington; and Washington University.
* Examines the latest network processors from Agere Systems, Cisco, IBM, Intel, Motorola, Sierra Inc., and TranSwitch.
Product Details
ISBN-13: | 9781558608757 |
---|---|
Publisher: | Elsevier Science |
Publication date: | 10/18/2002 |
Series: | Morgan Kaufmann Series in Computer Architecture and Design Series |
Pages: | 338 |
Product dimensions: | 0.74(w) x 7.50(h) x 9.25(d) |
About the Author
Haldun Hadimioglu received his BS and MS degrees in Electrical Engineering at Middle East Technical University, Ankara Turkey and his Ph.D. in Computer Science from Polytechnic University in New York. He is currently an Industry Associate Professor in the Computer Science Department and a member of the Computer Engineering faculty at the Polytechnic University. He worked as a research engineer at PETAS, Ankara Turkey (1980-1982). Dr. Hadimioglu's research and teaching interests include Computer Architecture, Parallel and Distributed Systems, Networking and VLSI Design. He was a guest editor of the special issue on "Advances in High Performance Memory Systems," IEEE Transactions on Computers (Nov 2001) and has reviewed papers for leading journals such as the IEEE Transactions on Computers. Hadimioglu is a member of the IEEE, the ACM, and Sigma Xi. He has been an organizer of various workshops including, the ISCA Memory Wall (2000), ISCA Memory Performance Issues (2002, 2001) and HPCA8 Workshop on Network Processors (2002). He received Dedicated Faculty and Outstanding Faculty awards from Polytechnic students in 1995 and 1993, respectively.
Peter Z. Onufryk received his B.S.E.E. from Rutgers University, M.S.E.E. from Purdue University, and Ph.D. in Electrical and Computer Engineering from Rutgers University. He is currently a director in the Internetworking Products Division at Integrated Device Technology, Inc. where he is responsible for architecture definition and validation of communications products. Before joining IDT, Peter was a researcher for thirteen years at AT&T Labs - Research (formally AT&T Bell Labs) where he worked on communications systems and parallel computer architectures. These included a number of parallel, cache-coherent multiprocessor and dataflow based machines that were targeted towards high performance military systems. Other work there focused on packet telephony and early network processors. Onufryk is a member of the IEEE. He was an organizer and program committee member of the HPCA8 Workshop on Network Processors 2002. Peter was the architect of four communications processors as well as numerous ASICs, boards, and systems.
Table of Contents
PrefaceChapter 1. Network Processors: An Introduction to Design Issues, Patrick Crowley, Mark Franklin, Haldun Hadimioglu, and Peter Onufryk
Part 1. Design Principles
Chapter 2. Benchmarking Network Processors, Prashant R. Chandra, Frank Hady, Raj Yavatkar, Tony Bock,Mason Cabot and Philip Mathew
Chapter 3. A Methodology and Simulator for the Study of Network Processors, Deepak Suryanarayanan, Gregory T. Byrd and John Marshall
Chapter 4. Design Space Exploration of Network Processor Architectures, Lothar Thiele, Samarjit Chakraborty, Matthias Gries and Simon Künzli
Chapter 5. Compiler Back-end Optimizations for Network Processors with Bit Packet Addressing, Jens Wagner and Rainer Leupers
Chapter 6. A Network Processor Performance and Design Model with Benchmark Parameterization, Mark A. Franklin and Tilman Wolf
Chapter 7. A Benchmarking Methodology for Network Processors, Mel Tsai, Chidamber Kulkarni, Christian Sauer, Niraj Shah and Kurt Keutzer
Chapter 8. A Modeling Framework for Network Processor Systems, Patrick Crowley and Jean-Loup Baer
Part 2. Practices
Chapter 9. An Industry Analyst's Perspective on Network Processors, John Freeman
Chapter 10. Agere Systems - Communications Optimized PayLoadPlus Network Processor Architecture, Bill Klein
Chapter 11. Cisco Systems - Toaster 2, John Marshall
Chapter 12. IBM - PowerNP Network Processor, Mohammad Peyravian, Jean Calvignac and Ravi Sabhikhi
Chapter 13. Intel Corporation - Intel ® IXP2400 Network Processor: A 2nd Generation Intel ® NPU, Prashant Chandra, Sridhar Lakshmanamurthy and Raj Yavatkar
Chapter 14. Motorola - C5e Network Processor, Eran Cohen Strod and Patricia Johnson
Chapter 15. PMC-Sierra, Inc - ClassiPI, Vineet Dujari, Remby Taas and Ajit Shelat
Chapter 16 TranSwitch - ASPEN: Flexible Network Processing for Access Solutions, Subhash C. Roy