SystemVerilog for Hardware Description: RTL Design and Verification

SystemVerilog for Hardware Description: RTL Design and Verification

by Vaibbhav Taraate
ISBN-10:
9811544042
ISBN-13:
9789811544040
Pub. Date:
06/10/2020
Publisher:
Springer Nature Singapore
ISBN-10:
9811544042
ISBN-13:
9789811544040
Pub. Date:
06/10/2020
Publisher:
Springer Nature Singapore
SystemVerilog for Hardware Description: RTL Design and Verification

SystemVerilog for Hardware Description: RTL Design and Verification

by Vaibbhav Taraate
$119.99
Current price is , Original price is $119.99. You
$119.99 
  • SHIP THIS ITEM
    In stock. Ships in 1-2 days.
  • PICK UP IN STORE

    Your local store may have stock of this item.


Overview

This book introduces the reader to FPGA based design for RTL synthesis. It describes simple to complex RTL design scenarios using SystemVerilog. The book builds the story from basic fundamentals of FPGA based designs to advance RTL design and verification concepts using SystemVerilog. It provides practical information on the issues in the RTL design and verification and how to overcome these. It focuses on writing efficient RTL codes using SystemVerilog, covers design for the Xilinx FPGAs and also includes implementable code examples. The contents of this book cover improvement of design performance, assertion based verification, verification planning, and architecture and system testing using FPGAs. The book can be used for classroom teaching or as a supplement in lab work for undergraduate and graduate coursework as well as for professional development and training programs. It will also be of interest to researchers and professionals interested in the RTL design for FPGA and ASIC.


Product Details

ISBN-13: 9789811544040
Publisher: Springer Nature Singapore
Publication date: 06/10/2020
Edition description: 1st ed. 2020
Pages: 252
Product dimensions: 6.10(w) x 9.25(h) x (d)

About the Author

Vaibbhav Taraate is an entrepreneur and mentor at "Semiconductor Training @ Rs. 1". He holds a B.E. (Electronics) degree from Shivaji University, Kolhapur in 1995. He completed his M.Tech. (Aerospace Control and Guidance) in 1999 from IIT Bombay. He has over 18 years of experience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog and VHDL. He has worked with few multinational corporations as a consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis/optimization, static timing analysis, system design using microprocessors, high speed VLSI designs, and architecture design of complex SOCs.

Table of Contents

Chapter 1: Introduction to FPGA design.- Chapter 2: Introduction to HDL.- Chapter 3:Introduction to SystemVerilog.- Chapter 4: Programming using SystemVerilog.- Chapter 5:Combinational design using SystemVerilog.- Chapter 6: Sequential design using SystemVerilog.- Chapter 7: RTL design using SystemVerilog.- Chapter 8: Verification using SystemVerilog.- Chapter 9: Design Implementation using FPGA.

From the B&N Reads Blog

Customer Reviews